# Lab 3

Implementing a counter on a 2-digit seven segment display.

By: Zak Rowland

Oregon Institute of Technology – Winter 2019

Digital Systems Design I

Submitted in partial fulfillment for the requirements of  $\mbox{Digital System Design I (CST 231)}$ 

# Contents

| Abstract                    | 3  |
|-----------------------------|----|
| Introduction                | 4  |
| Design                      | 4  |
| Physical hardware design    | 4  |
| Synthesized hardware design | 7  |
| Design structure            | 7  |
| Modules                     | 7  |
| Simulation and Testing      | 11 |
| Problems                    | 11 |
| Results and Conclusion      | 12 |
| Appendix - A                | 12 |
| References                  |    |

# Abstract

This lab comes in three parts, all of which are designed to become familiar with clock dividers and controlling the 7-segment display. The first part uses 4 buttons to represent a binary number 0-15. This number will be output to both displays. The second part of the lab introduces clock division and multiplexing to display two separate digits at once. The final part is implementation of a counter 0-99 that increases by 1 every second and rolls over to 0 after 99. This document will only contain code from the third part as it is a combination of the first two.

The purpose of this lab is to learn how to use clock division to meet the needs of certain components. Using a reduced clock frequency, the goal is to create a counter and display it by multiplexing the digits. Another important aspect of this lab is modularizing code as much as possible. This allows for the reuse of modules in later labs.



Figure 1: Block diagram

# Design

# Physical Hardware Design

The components used for this lab are (4) generic blue 3mm or 5mm LEDs, (4) generic through hole buttons, a dual digit 7-segment display from Lumex (LDD-E2802RD) which is common anode, and (12)  $270\Omega$  resistors. The LEDs are wired in an active high, or sourcing, configuration. The buttons require internal pull-up resistors in the Spartan 6, and these are defined in the UCF file.

$$V = IR$$

Figure 2: Ohm's Law equation

The voltage supplied by the Spartan 6 is 3.3V, and the current supplied is 5mA to 10mA. This voltage and current are used to calculate the value of the required resistors. The LEDs have no form of identification, so a common forward voltage of 2V is used. Subtracting the LED forward voltage from this source leaves 1.3V through the resistor. Using Ohm's Law equation, resistance is equal to voltage divided by current. 1.3V / 5mA is equal to 260  $\Omega$ . The closest resistor value of 270  $\Omega$  was used instead.

$$P = IV$$

Figure 3: Power equation

The power consumed by the components can be calculated using the power equation. The LEDs forward voltage of 2V is multiplied by the current of 5mA to equal 10mW. The voltage drop across the resistor of 1.3V is multiplied by the current of 5mA to equal 6.5mW.



Figure 4: LED circuit schematic

The buttons are of the normally open type connected with a pull-up resistor. When the button is idle, the FPGA reads a high logic level (3.3V.) When pressed, the FPGA reads a low logic level (0V.) A schematic of the pull-up resistor is located in Appendix – A under Figure 16.



Figure 5: Button circuit schematic

The dual digit 7-segment display used is from Lumex, part number LDD-E2802RD. This display is common anode which means it is in a sinking configuration. The forward voltage of the LEDs used in this display is 2.2V. This can be found in the datasheet of this component. Subtracting the LED forward voltage from the source voltage leaves 1.1V through the resistor. Using Ohm's Law equation, resistance is equal to voltage divided by current. 1.1V / 5mA is equal to 220  $\Omega$ . For simplicity, the resistor value of 270  $\Omega$  was used again.

# DIGIT 1 DIGIT 2 9 A B C D E F G DP A B C D E F G DP 7 8 3 2 1 10 4 5

#### PIN CONNECTION

| NO. | CONNECTION             |
|-----|------------------------|
| 1   | CATHODE E              |
| 2   | CATHODE D              |
| 3   | CATHODE C              |
| 4   | CATHODE G              |
| 5   | CATHODE DP             |
| 6   | COMMON ANODE (DIGIT 2) |
| 7   | CATHODE A              |
| 8   | CATHODE B              |
| 9   | COMMON ANODE (DIGIT 1) |
| 10  | CATHODE F              |

Figure 6: Dual 7-segment display circuit schematic

The power consumed by the components can be calculated using the power equation. The LEDs forward voltage of 2.2V is multiplied by the current of 5mA to equal 11mW. The voltage drop across the resistor of 1.1V is multiplied by the current of 5mA to equal 5.5mW. Important information from the 7-segment display datasheet can be found in Appendix – A under Figure 9 and Figure 18.

#### Synthesized Hardware Design

This lab encouraged the idea of modularizing code whenever possible. Not only does this make code easier to read and understand, it also makes modules of code reusable for other labs and projects.

#### **Design Structure**



Figure 7: "top" module block diagram

#### **Modules**

#### Top:

This module is simply used to instantiate and connect the other modules together. As a result, this module contains no code other than that used in setting up other modules. A clock signal and buttons are inputs for the modules, and it outputs to the seven segment display's anodes and cathodes.

```
module top(
            input CLK,
23
            input [7:0] SW,
24
25
            output [7:0] SSEG,
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
            output [1:0] SSEGA
       assign LED[11:0] = 12'b000000000000;
        wire clk_wire_500hz;
       wire clk_wire_lhz;
       wire [7:0] count_value;
       wire [7:0] digit one val;
       wire [7:0] digit two val;
       clk_divider_to_500hz clock500hz(.clk(CLK),.reset(1'b0),.clk_div(clk_wire_500hz)); //500Hz clock divider module
       clk_divider_to_lhz clocklhz(.clk(CLK),.reset(1'b0),.clk_div(clk_wire_lhz)); //lHz clock divider module
       counter99 county(.clk(clk_wire_lhz),.count_out_dig_one(count_value[3:0]),.count_out_dig_two(count_value[7:4])); //0-99 counter module
       lab3_decoder decode_digit_one(.bin_in(count_value[3:0]),.sseg_out(digit_one_val)); //binary to sseg decoder modules
       lab3_decoder_decode_digit_two(.bin_in(count_value[7:4]),.sseg_out(digit_two_val));
     sseg_driver sseg(.clk(clk_wire_500hz),.digit_one(digit_two_val),
                             .digit_two(digit_one_val),.drive_sseg(SSEG[7:0]),.drive_anode(SSEGA[1:0])); //sseg display driver module
```

Figure 8: "top" module code

#### Clk\_divider\_to\_1hz:

In order to implement a second counter, a clock signal of 1Hz is needed. This is done using clock division. In order to determine the required count per cycle, the ratio in figure 9 is used.

# Input Frequency / Desired Frequency = Counts per Cycle

Figure 9: Clock division ratio

The clock signal supplied is 48MHz, this is divided by 1Hz to equal a count of 48,000,000. This value represents a full cycle, so to run a 50% duty cycle this value is divided by 2. This means that the count required for a 1Hz signal at 50% duty cycle is 24,000,000. An internal register is used as a counter, and to determine the size needed for the register the equation in figure 10 is used.

$$Floor(log(num)/log(2)) + 1 = Bits\ required$$

Figure 10: Bits required equation

Using this equation, it is determined that 25 bits are needed to count to 24,000,000. This module receives the 48MHz clock signal and a reset signal as inputs, and outputs the divided clock signal. When the internal counter reaches 24,000,000, it is reset to 0 and the output clock signal is inverted.

```
module clk_divider_to_lhz(
           input clk,
input reset,
           output reg clk div
25
26
27
       parameter constantNum = 25'd24000000; //Count to 24,000,000 for 1Hz at 50% duty cycle
       reg [24:0] count: //25 bit counter
     □always @ (posedge clk or posedge reset) begin
32
33
           if(reset == 1'bl) begin
35
                clk_div <= 1'b0;
           else if(count == constantNum) begin //if counter equals constant, invert clock and reset counter
                clk_div <= ~clk_div;
40
41
           else count <= count + 1'dl; //else add 1
42
43
       end
44 endmodule
```

Figure 11: "clk\_divider\_to\_1hz" module code

#### Clk\_divider\_to\_500hz:

In order to multiplex the seven-segment display, a clock signal of 500Hz is needed. This value can be found in the data sheet for the display. In order to determine the required count per cycle, the ratio in figure 9 is used.

The clock signal supplied is 48MHz, this is divided by 500Hz to equal a count of 96,000. This value represents a full cycle, so to run a 50% duty cycle this value is divided by 2. This means that the count required for a 500Hz signal at 50% duty cycle is 48,000. An internal register is used as a counter, and to determine the size needed for the register the equation in figure 10 is used.

Using this equation, it is determined that 16 bits are needed to count to 48,000. This module receives the 48MHz clock signal and a reset signal as inputs, and outputs the divided clock signal. When the internal counter reaches 48,000, it is reset to 0 and the output clock signal is inverted.

Figure 12: "clk\_divider\_to\_500hz" module code

#### Counter99:

This module is used to count to 99 using two separate registers. It receives the 1Hz signal created by the "clk\_divider\_to\_1hz" module in order to increase the count every second. The right digit is incremented until it is equal to 9. It is then reset to 0 and the left digit is incremented. Once both digits are 9, both are reset to 0 and the process repeats. The two registers are output to separate decoders to enable use with the display.

```
module counter99(
22
           input clk,
           output reg [3:0] count_out_dig_one,
23
24
           output reg [3:0] count_out_dig_two
25
26
27
     □always @ (posedge clk) begin
28
         if(count_out_dig_two == 4'd9 && count_out_dig_one == 4'd9) begin //if both digits 9, reset to 0
29
               count_out_dig_one <= 4'd0;
               count_out_dig_two <= 4'd0;</pre>
30
31
           end
32
           else if(count_out_dig_one == 4'd9) begin //if right digit is 9, reset right digit to 0 and increment left digit
33
              count_out_dig_one <= 4'd0;</pre>
               count_out_dig_two <= count_out_dig_two + 4'dl;</pre>
34
36
           else count_out_dig_one <= count_out_dig_one + 4'dl; //increment right digit</pre>
37
      end
38
       endmodule
```

Figure 13: "counter99" module code

#### Lab3 decoder:

This module is used to convert a binary value into the corresponding value usable by the display. It receives a 4-bit binary input, which will be sent by the "counter99" module. Once converted, the output value is sent to "sseg driver" module to be displayed.

```
input [3:0] bin_in,
         output reg [7:0] sseg_out
      =always @ (bin_in) begin
               case (bin in)
                    4'b0000: sseg_out = 8'b11000000; //0
                   4'b0001: sseg_out = 8'b11111001; //1
4'b0010: sseg_out = 8'b10100100; //2
                    4'b0011: sseg_out = 8'b10110000; //3
                    4'b0100: sseg out = 8
23
24
25
26
27
28
29
30
31
                    4'b0101: sseg_out = 8'b10010010; //5
                    4'b0110: sseg_out = 8'b10000010; //6
                    4'b0111: sseg_out = 8'b11111000; //7
                    4'b1000: sseg_out = 8'b10000000; //8
                    4'bl001: sseg_out = 8'bl0010000; //9
4'bl010: sseg_out = 8'bl0001000; //10
                    4'b1011: sseg_out = 8'b100000011; //11 - B
                   4'bl100: sseg_out = 8'bl1000110; //12 - C
4'bl101: sseg_out = 8'bl0100001; //13 - D
                    4'blll: sseg_out = 8'bl0000110; //14 - E
4'blll: sseg_out = 8'bl0001110; //15 - F
34
35
36
37
38
```

Figure 14: "lab3\_decoder" module code

#### Sseg\_driver:

This module is used as the primary controller for the display. It receives the 500Hz signal created by the "clk\_divider\_to\_500hz" module to multiplex the display. The two decoded digits are received as inputs, and the value to be displayed is output to the corresponding cathodes. In order to display separate values, the anodes are multiplexed using the clock signal.

```
module sseg_driver(
22
           input clk,
23
           input [7:0] digit_one,
24
           input [7:0] digit_two,
25
           output reg [7:0] drive_sseg,
26
           output reg [1:0] drive_anode
27
28
29
    always @ (digit_one or digit_two) begin
30
31
           if(clk) begin
32
              drive anode = 2'b01;
33
               drive_sseg = digit_one;
34
35
           else begin
              drive_anode = 2'bl0;
37
              drive_sseg = digit_two;
38
39
40
41
42
       endmodule
```

Figure 15: "sseg\_driver" module code

# Simulation and Testing

After testing functionality of the display in part one and two, a counter is programmed to control the display. The display should start at 00 and count up to 99 before rolling back to 00.

#### **Problems**

The main problem of this lab is configuring the clock dividers to work as intended. Something as simple as a miscalculated value or an incorrect register size can lead to unexpected results. It is important to ensure the calculations are correct.

# Results and Conclusion

This lab was a great introduction to clock division and multiplexing a sevensegment display. The push for modular code also improved design skills and allows for easily reusable code in future labs. The three-part approach of the lab was extremely useful to becoming familiar with how the display operates. Going forward it will be important to continue to modularize code and ensure correct calculations for any required values.

| Appendix - A |  |  |
|--------------|--|--|
|              |  |  |

#### LED pin mapping - Table 1

| LED Name | Header Pin | Spartan 6 Pin |
|----------|------------|---------------|
| LED1     | 35         | 134           |
| LED2     | 36         | 133           |
| LED3     | 37         | 132           |
| LED4     | 38         | 131           |

#### Button pin mapping – Table 2

| Button Name | Header Pin | Spartan 6 Pin |
|-------------|------------|---------------|
| Button1     | 17         | 15            |
| Button2     | 18         | 14            |
| Button3     | 19         | 12            |
| Button4     | 20         | 11            |

# $7\text{-}segment\ display\ pin\ mapping}-Table\ 3$

| 7-segment Pin | Header Pin | Spartan 6 Pin |
|---------------|------------|---------------|
| 1             | 9          | 27            |
| 2             | 8          | 29            |
| 3             | 7          | 30            |
| 4             | 11         | 24            |
| 5             | 12         | 23            |
| 6             | 3          | 35            |
| 7             | 5          | 33            |
| 8             | 6          | 32            |
| 9             | 4          | 34            |
| 10            | 10         | 26            |

# $Pull-up\ resistor\ schematic-Figure\ 16$



# Dual digit 7-segment display dimensions and pins – Figure 17



 $Dual\ digit\ 7\text{-}segment\ display\ important\ data-Figure\ 18$ 

| ELECTRO-OPTICAL ( | CHARACTERIS | TICS TA=25°C | ;   | If=10mA |                       |
|-------------------|-------------|--------------|-----|---------|-----------------------|
| PARAMETER         | MIN         | TYP          | MAX | UNITS   | TEST COND             |
| PEAK WAVELENGTH   | 5           | 65 (GREEN)   |     | nm      |                       |
| FORWARD VOLTAGE   |             | 2.2          | 2.6 | ٧f      |                       |
| REVERSE VOLTAGE   | 5.0         |              |     | $V_r$   | I <sub>r</sub> =100µA |
| axial intensity   |             | 3900         |     | μcd     | If=10mA               |
| EMITTED COLOR:    | GREEN       |              |     |         |                       |
| FACE COLOR:       | BLACK       |              |     |         |                       |
| SEGMENT COLOR:    | MILKY W     | HITE DIFFUSE | D   |         |                       |

# References

[1] Lumex, LDD-E2802RD, 2013, p. 1 [Online].

Available: https://www.mouser.com/datasheet/2/244/LDD-E2802RD-106744.pdf

[Accessed: 17- Jan- 2019]

[2] Hogen, Alexander, OwlBoard Users Guide, 2015, p. 1-22 [Online].

Available: On Canvas course site

[Accessed: 17- Jan- 2019]

[3] Xilinx, Spartan-6 FPGA Packaging and Pinouts, 2014, [Online].

Available: <a href="https://www.xilinx.com/support/documentation/user\_guides/ug385.pdf">https://www.xilinx.com/support/documentation/user\_guides/ug385.pdf</a>

[Accessed: 17- Jan- 2019]

[4] Xilinx, Spartan-6 FPGA Configuration, 2017, [Online].

Available: <a href="https://www.xilinx.com/support/documentation/user\_guides/ug380.pdf">https://www.xilinx.com/support/documentation/user\_guides/ug380.pdf</a>

[Accessed: 17- Jan- 2019]